2021-08-15 16:01:31 +08:00
|
|
|
// Copyright 2022 The Go Authors. All rights reserved.
|
|
|
|
|
// Use of this source code is governed by a BSD-style
|
|
|
|
|
// license that can be found in the LICENSE file.
|
|
|
|
|
|
|
|
|
|
package loong64
|
|
|
|
|
|
|
|
|
|
import (
|
|
|
|
|
"cmd/internal/obj"
|
|
|
|
|
"cmd/internal/objabi"
|
|
|
|
|
"cmd/internal/sys"
|
|
|
|
|
"fmt"
|
|
|
|
|
"log"
|
|
|
|
|
"sort"
|
|
|
|
|
)
|
|
|
|
|
|
|
|
|
|
// ctxt0 holds state while assembling a single function.
|
|
|
|
|
// Each function gets a fresh ctxt0.
|
|
|
|
|
// This allows for multiple functions to be safely concurrently assembled.
|
|
|
|
|
type ctxt0 struct {
|
|
|
|
|
ctxt *obj.Link
|
|
|
|
|
newprog obj.ProgAlloc
|
|
|
|
|
cursym *obj.LSym
|
|
|
|
|
autosize int32
|
|
|
|
|
instoffset int64
|
|
|
|
|
pc int64
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// Instruction layout.
|
|
|
|
|
|
|
|
|
|
const (
|
|
|
|
|
FuncAlign = 4
|
|
|
|
|
)
|
|
|
|
|
|
|
|
|
|
type Optab struct {
|
|
|
|
|
as obj.As
|
2022-08-04 18:13:59 +08:00
|
|
|
a1 uint8 // first source operand
|
|
|
|
|
a2 uint8 // 2nd source operand
|
|
|
|
|
a3 uint8 // first destination operand
|
|
|
|
|
a4 uint8 // 2nd destination operand
|
2021-08-15 16:01:31 +08:00
|
|
|
type_ int8
|
|
|
|
|
size int8
|
|
|
|
|
param int16
|
|
|
|
|
family sys.ArchFamily
|
|
|
|
|
flag uint8
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
const (
|
|
|
|
|
NOTUSETMP = 1 << iota // p expands to multiple instructions, but does NOT use REGTMP
|
|
|
|
|
)
|
|
|
|
|
|
|
|
|
|
var optab = []Optab{
|
2022-08-04 18:13:59 +08:00
|
|
|
{obj.ATEXT, C_ADDR, C_NONE, C_TEXTSIZE, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_REG, C_NONE, 1, 4, 0, 0, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_REG, C_NONE, 1, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_REG, C_NONE, 12, 8, 0, 0, NOTUSETMP},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_REG, C_NONE, 13, 4, 0, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_REG, C_NONE, 14, 8, 0, sys.Loong64, NOTUSETMP},
|
|
|
|
|
|
|
|
|
|
{ASUB, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{ASUBV, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AADD, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{AADDV, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AAND, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{ASUB, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{ASUBV, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AADD, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{AADDV, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AAND, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{ANEGW, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{ANEGV, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMASKEQZ, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ASLL, C_REG, C_NONE, C_REG, C_NONE, 9, 4, 0, 0, 0},
|
|
|
|
|
{ASLL, C_REG, C_REG, C_REG, C_NONE, 9, 4, 0, 0, 0},
|
|
|
|
|
{ASLLV, C_REG, C_NONE, C_REG, C_NONE, 9, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{ASLLV, C_REG, C_REG, C_REG, C_NONE, 9, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{ACLO, C_REG, C_NONE, C_REG, C_NONE, 9, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AADDF, C_FREG, C_NONE, C_FREG, C_NONE, 32, 4, 0, 0, 0},
|
|
|
|
|
{AADDF, C_FREG, C_REG, C_FREG, C_NONE, 32, 4, 0, 0, 0},
|
|
|
|
|
{ACMPEQF, C_FREG, C_REG, C_NONE, C_NONE, 32, 4, 0, 0, 0},
|
|
|
|
|
{AABSF, C_FREG, C_NONE, C_FREG, C_NONE, 33, 4, 0, 0, 0},
|
|
|
|
|
{AMOVVF, C_FREG, C_NONE, C_FREG, C_NONE, 33, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_FREG, C_NONE, 33, 4, 0, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_FREG, C_NONE, 33, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWL, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVVL, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVWL, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVVL, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWL, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVVL, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{ASC, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, 0, 0},
|
|
|
|
|
{ASCV, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWL, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVVL, C_SEXT, C_NONE, C_REG, C_NONE, 8, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVWU, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVBU, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVWL, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVVL, C_SAUTO, C_NONE, C_REG, C_NONE, 8, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWU, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVBU, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWL, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVVL, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{ALL, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, 0, 0},
|
|
|
|
|
{ALLV, C_SOREG, C_NONE, C_REG, C_NONE, 8, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_LEXT, C_NONE, 35, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_LEXT, C_NONE, 35, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_LEXT, C_NONE, 35, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_LEXT, C_NONE, 35, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_LEXT, C_NONE, 35, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_LAUTO, C_NONE, 35, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_LAUTO, C_NONE, 35, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_LAUTO, C_NONE, 35, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_LAUTO, C_NONE, 35, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_LAUTO, C_NONE, 35, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, 0, 0},
|
|
|
|
|
{ASC, C_REG, C_NONE, C_LOREG, C_NONE, 35, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, 0, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, 0, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_TLS, C_NONE, 53, 16, 0, 0, 0},
|
|
|
|
|
{AMOVWU, C_REG, C_NONE, C_TLS, C_NONE, 53, 16, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_TLS, C_NONE, 53, 16, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_REG, C_NONE, C_TLS, C_NONE, 53, 16, 0, 0, 0},
|
|
|
|
|
{AMOVBU, C_REG, C_NONE, C_TLS, C_NONE, 53, 16, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_LEXT, C_NONE, C_REG, C_NONE, 36, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_LEXT, C_NONE, C_REG, C_NONE, 36, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_LEXT, C_NONE, C_REG, C_NONE, 36, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_LEXT, C_NONE, C_REG, C_NONE, 36, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_LEXT, C_NONE, C_REG, C_NONE, 36, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_LAUTO, C_NONE, C_REG, C_NONE, 36, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVWU, C_LAUTO, C_NONE, C_REG, C_NONE, 36, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_LAUTO, C_NONE, C_REG, C_NONE, 36, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_LAUTO, C_NONE, C_REG, C_NONE, 36, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVBU, C_LAUTO, C_NONE, C_REG, C_NONE, 36, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_LOREG, C_NONE, C_REG, C_NONE, 36, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVWU, C_LOREG, C_NONE, C_REG, C_NONE, 36, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_LOREG, C_NONE, C_REG, C_NONE, 36, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_LOREG, C_NONE, C_REG, C_NONE, 36, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVBU, C_LOREG, C_NONE, C_REG, C_NONE, 36, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVW, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, 0, 0},
|
|
|
|
|
{AMOVW, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVWU, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, 0, 0},
|
|
|
|
|
{AMOVB, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVBU, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, 0, 0},
|
|
|
|
|
{AMOVBU, C_ADDR, C_NONE, C_REG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_TLS, C_NONE, C_REG, C_NONE, 54, 16, 0, 0, 0},
|
|
|
|
|
{AMOVWU, C_TLS, C_NONE, C_REG, C_NONE, 54, 16, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_TLS, C_NONE, C_REG, C_NONE, 54, 16, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVB, C_TLS, C_NONE, C_REG, C_NONE, 54, 16, 0, 0, 0},
|
|
|
|
|
{AMOVBU, C_TLS, C_NONE, C_REG, C_NONE, 54, 16, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_SECON, C_NONE, C_REG, C_NONE, 3, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_SECON, C_NONE, C_REG, C_NONE, 3, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_SACON, C_NONE, C_REG, C_NONE, 3, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVV, C_SACON, C_NONE, C_REG, C_NONE, 3, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_LECON, C_NONE, C_REG, C_NONE, 52, 8, 0, 0, NOTUSETMP},
|
|
|
|
|
{AMOVW, C_LECON, C_NONE, C_REG, C_NONE, 52, 8, 0, sys.Loong64, NOTUSETMP},
|
|
|
|
|
{AMOVV, C_LECON, C_NONE, C_REG, C_NONE, 52, 8, 0, sys.Loong64, NOTUSETMP},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_LACON, C_NONE, C_REG, C_NONE, 26, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVV, C_LACON, C_NONE, C_REG, C_NONE, 26, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_ADDCON, C_NONE, C_REG, C_NONE, 3, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVV, C_ADDCON, C_NONE, C_REG, C_NONE, 3, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_ANDCON, C_NONE, C_REG, C_NONE, 3, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVV, C_ANDCON, C_NONE, C_REG, C_NONE, 3, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_STCON, C_NONE, C_REG, C_NONE, 55, 12, 0, 0, 0},
|
|
|
|
|
{AMOVV, C_STCON, C_NONE, C_REG, C_NONE, 55, 12, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_UCON, C_NONE, C_REG, C_NONE, 24, 4, 0, 0, 0},
|
|
|
|
|
{AMOVV, C_UCON, C_NONE, C_REG, C_NONE, 24, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_LCON, C_NONE, C_REG, C_NONE, 19, 8, 0, 0, NOTUSETMP},
|
|
|
|
|
{AMOVV, C_LCON, C_NONE, C_REG, C_NONE, 19, 8, 0, sys.Loong64, NOTUSETMP},
|
|
|
|
|
{AMOVV, C_DCON, C_NONE, C_REG, C_NONE, 59, 16, 0, sys.Loong64, NOTUSETMP},
|
|
|
|
|
|
|
|
|
|
{AMUL, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{AMUL, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, 0, 0},
|
|
|
|
|
{AMULV, C_REG, C_NONE, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMULV, C_REG, C_REG, C_REG, C_NONE, 2, 4, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AADD, C_ADD0CON, C_REG, C_REG, C_NONE, 4, 4, 0, 0, 0},
|
|
|
|
|
{AADD, C_ADD0CON, C_NONE, C_REG, C_NONE, 4, 4, 0, 0, 0},
|
|
|
|
|
{AADD, C_ANDCON, C_REG, C_REG, C_NONE, 10, 8, 0, 0, 0},
|
|
|
|
|
{AADD, C_ANDCON, C_NONE, C_REG, C_NONE, 10, 8, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AADDV, C_ADD0CON, C_REG, C_REG, C_NONE, 4, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AADDV, C_ADD0CON, C_NONE, C_REG, C_NONE, 4, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AADDV, C_ANDCON, C_REG, C_REG, C_NONE, 10, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AADDV, C_ANDCON, C_NONE, C_REG, C_NONE, 10, 8, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AAND, C_AND0CON, C_REG, C_REG, C_NONE, 4, 4, 0, 0, 0},
|
|
|
|
|
{AAND, C_AND0CON, C_NONE, C_REG, C_NONE, 4, 4, 0, 0, 0},
|
|
|
|
|
{AAND, C_ADDCON, C_REG, C_REG, C_NONE, 10, 8, 0, 0, 0},
|
|
|
|
|
{AAND, C_ADDCON, C_NONE, C_REG, C_NONE, 10, 8, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AADD, C_UCON, C_REG, C_REG, C_NONE, 25, 8, 0, 0, 0},
|
|
|
|
|
{AADD, C_UCON, C_NONE, C_REG, C_NONE, 25, 8, 0, 0, 0},
|
|
|
|
|
{AADDV, C_UCON, C_REG, C_REG, C_NONE, 25, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AADDV, C_UCON, C_NONE, C_REG, C_NONE, 25, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AAND, C_UCON, C_REG, C_REG, C_NONE, 25, 8, 0, 0, 0},
|
|
|
|
|
{AAND, C_UCON, C_NONE, C_REG, C_NONE, 25, 8, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AADD, C_LCON, C_NONE, C_REG, C_NONE, 23, 12, 0, 0, 0},
|
|
|
|
|
{AADDV, C_LCON, C_NONE, C_REG, C_NONE, 23, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AAND, C_LCON, C_NONE, C_REG, C_NONE, 23, 12, 0, 0, 0},
|
|
|
|
|
{AADD, C_LCON, C_REG, C_REG, C_NONE, 23, 12, 0, 0, 0},
|
|
|
|
|
{AADDV, C_LCON, C_REG, C_REG, C_NONE, 23, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AAND, C_LCON, C_REG, C_REG, C_NONE, 23, 12, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AADDV, C_DCON, C_NONE, C_REG, C_NONE, 60, 20, 0, sys.Loong64, 0},
|
|
|
|
|
{AADDV, C_DCON, C_REG, C_REG, C_NONE, 60, 20, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{ASLL, C_SCON, C_REG, C_REG, C_NONE, 16, 4, 0, 0, 0},
|
|
|
|
|
{ASLL, C_SCON, C_NONE, C_REG, C_NONE, 16, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ASLLV, C_SCON, C_REG, C_REG, C_NONE, 16, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{ASLLV, C_SCON, C_NONE, C_REG, C_NONE, 16, 4, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{ASYSCALL, C_NONE, C_NONE, C_NONE, C_NONE, 5, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ABEQ, C_REG, C_REG, C_SBRA, C_NONE, 6, 4, 0, 0, 0},
|
|
|
|
|
{ABEQ, C_REG, C_NONE, C_SBRA, C_NONE, 6, 4, 0, 0, 0},
|
|
|
|
|
{ABLEZ, C_REG, C_NONE, C_SBRA, C_NONE, 6, 4, 0, 0, 0},
|
|
|
|
|
{ABFPT, C_NONE, C_NONE, C_SBRA, C_NONE, 6, 4, 0, 0, NOTUSETMP},
|
|
|
|
|
|
|
|
|
|
{AJMP, C_NONE, C_NONE, C_LBRA, C_NONE, 11, 4, 0, 0, 0}, // b
|
|
|
|
|
{AJAL, C_NONE, C_NONE, C_LBRA, C_NONE, 11, 4, 0, 0, 0}, // bl
|
|
|
|
|
|
|
|
|
|
{AJMP, C_NONE, C_NONE, C_ZOREG, C_NONE, 18, 4, REGZERO, 0, 0}, // jirl r0, rj, 0
|
|
|
|
|
{AJAL, C_NONE, C_NONE, C_ZOREG, C_NONE, 18, 4, REGLINK, 0, 0}, // jirl r1, rj, 0
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_SEXT, C_NONE, C_FREG, C_NONE, 27, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_SEXT, C_NONE, C_FREG, C_NONE, 27, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_SEXT, C_NONE, C_FREG, C_NONE, 27, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_SAUTO, C_NONE, C_FREG, C_NONE, 27, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_SAUTO, C_NONE, C_FREG, C_NONE, 27, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVD, C_SAUTO, C_NONE, C_FREG, C_NONE, 27, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_SOREG, C_NONE, C_FREG, C_NONE, 27, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_SOREG, C_NONE, C_FREG, C_NONE, 27, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVD, C_SOREG, C_NONE, C_FREG, C_NONE, 27, 4, REGZERO, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_LEXT, C_NONE, C_FREG, C_NONE, 27, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_LEXT, C_NONE, C_FREG, C_NONE, 27, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_LEXT, C_NONE, C_FREG, C_NONE, 27, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_LAUTO, C_NONE, C_FREG, C_NONE, 27, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_LAUTO, C_NONE, C_FREG, C_NONE, 27, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVD, C_LAUTO, C_NONE, C_FREG, C_NONE, 27, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_LOREG, C_NONE, C_FREG, C_NONE, 27, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_LOREG, C_NONE, C_FREG, C_NONE, 27, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVD, C_LOREG, C_NONE, C_FREG, C_NONE, 27, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVF, C_ADDR, C_NONE, C_FREG, C_NONE, 51, 8, 0, 0, 0},
|
|
|
|
|
{AMOVF, C_ADDR, C_NONE, C_FREG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_ADDR, C_NONE, C_FREG, C_NONE, 51, 8, 0, 0, 0},
|
|
|
|
|
{AMOVD, C_ADDR, C_NONE, C_FREG, C_NONE, 51, 8, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_SEXT, C_NONE, 28, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_SEXT, C_NONE, 28, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_SEXT, C_NONE, 28, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_SAUTO, C_NONE, 28, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_SAUTO, C_NONE, 28, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_SAUTO, C_NONE, 28, 4, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_SOREG, C_NONE, 28, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_SOREG, C_NONE, 28, 4, REGZERO, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_SOREG, C_NONE, 28, 4, REGZERO, 0, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_LEXT, C_NONE, 28, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_LEXT, C_NONE, 28, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_LEXT, C_NONE, 28, 12, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_LAUTO, C_NONE, 28, 12, REGSP, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_LAUTO, C_NONE, 28, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_LAUTO, C_NONE, 28, 12, REGSP, 0, 0},
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_LOREG, C_NONE, 28, 12, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_LOREG, C_NONE, 28, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_LOREG, C_NONE, 28, 12, REGZERO, 0, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, 0, 0},
|
|
|
|
|
{AMOVF, C_FREG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, 0, 0},
|
|
|
|
|
{AMOVD, C_FREG, C_NONE, C_ADDR, C_NONE, 50, 8, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AMOVW, C_REG, C_NONE, C_FREG, C_NONE, 30, 4, 0, 0, 0},
|
|
|
|
|
{AMOVW, C_FREG, C_NONE, C_REG, C_NONE, 31, 4, 0, 0, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_FREG, C_NONE, 47, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_FREG, C_NONE, C_REG, C_NONE, 48, 4, 0, sys.Loong64, 0},
|
|
|
|
|
|
2023-03-13 18:50:49 +08:00
|
|
|
{AMOVV, C_FCCREG, C_NONE, C_REG, C_NONE, 63, 4, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVV, C_REG, C_NONE, C_FCCREG, C_NONE, 64, 4, 0, sys.Loong64, 0},
|
|
|
|
|
|
2022-08-04 18:13:59 +08:00
|
|
|
{AMOVW, C_ADDCON, C_NONE, C_FREG, C_NONE, 34, 8, 0, sys.Loong64, 0},
|
|
|
|
|
{AMOVW, C_ANDCON, C_NONE, C_FREG, C_NONE, 34, 8, 0, sys.Loong64, 0},
|
|
|
|
|
|
|
|
|
|
{AWORD, C_LCON, C_NONE, C_NONE, C_NONE, 40, 4, 0, 0, 0},
|
|
|
|
|
{AWORD, C_DCON, C_NONE, C_NONE, C_NONE, 61, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ATEQ, C_SCON, C_REG, C_REG, C_NONE, 15, 8, 0, 0, 0},
|
|
|
|
|
{ATEQ, C_SCON, C_NONE, C_REG, C_NONE, 15, 8, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ABREAK, C_REG, C_NONE, C_SEXT, C_NONE, 7, 4, 0, sys.Loong64, 0}, // really CACHE instruction
|
|
|
|
|
{ABREAK, C_REG, C_NONE, C_SAUTO, C_NONE, 7, 4, REGSP, sys.Loong64, 0},
|
|
|
|
|
{ABREAK, C_REG, C_NONE, C_SOREG, C_NONE, 7, 4, REGZERO, sys.Loong64, 0},
|
|
|
|
|
{ABREAK, C_NONE, C_NONE, C_NONE, C_NONE, 5, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{ARDTIMELW, C_NONE, C_NONE, C_REG, C_REG, 62, 4, 0, 0, 0},
|
|
|
|
|
{ARDTIMEHW, C_NONE, C_NONE, C_REG, C_REG, 62, 4, 0, 0, 0},
|
|
|
|
|
{ARDTIMED, C_NONE, C_NONE, C_REG, C_REG, 62, 4, 0, 0, 0},
|
|
|
|
|
|
|
|
|
|
{obj.AUNDEF, C_NONE, C_NONE, C_NONE, C_NONE, 49, 4, 0, 0, 0},
|
|
|
|
|
{obj.APCDATA, C_LCON, C_NONE, C_LCON, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.APCDATA, C_DCON, C_NONE, C_DCON, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.AFUNCDATA, C_SCON, C_NONE, C_ADDR, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.ANOP, C_NONE, C_NONE, C_NONE, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.ANOP, C_LCON, C_NONE, C_NONE, C_NONE, 0, 0, 0, 0, 0}, // nop variants, see #40689
|
|
|
|
|
{obj.ANOP, C_DCON, C_NONE, C_NONE, C_NONE, 0, 0, 0, 0, 0}, // nop variants, see #40689
|
|
|
|
|
{obj.ANOP, C_REG, C_NONE, C_NONE, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.ANOP, C_FREG, C_NONE, C_NONE, C_NONE, 0, 0, 0, 0, 0},
|
|
|
|
|
{obj.ADUFFZERO, C_NONE, C_NONE, C_LBRA, C_NONE, 11, 4, 0, 0, 0}, // same as AJMP
|
|
|
|
|
{obj.ADUFFCOPY, C_NONE, C_NONE, C_LBRA, C_NONE, 11, 4, 0, 0, 0}, // same as AJMP
|
|
|
|
|
|
|
|
|
|
{obj.AXXX, C_NONE, C_NONE, C_NONE, C_NONE, 0, 4, 0, 0, 0},
|
2021-08-15 16:01:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
var oprange [ALAST & obj.AMask][]Optab
|
|
|
|
|
|
|
|
|
|
var xcmp [C_NCLASS][C_NCLASS]bool
|
|
|
|
|
|
|
|
|
|
func span0(ctxt *obj.Link, cursym *obj.LSym, newprog obj.ProgAlloc) {
|
|
|
|
|
if ctxt.Retpoline {
|
|
|
|
|
ctxt.Diag("-spectre=ret not supported on loong64")
|
|
|
|
|
ctxt.Retpoline = false // don't keep printing
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
p := cursym.Func().Text
|
|
|
|
|
if p == nil || p.Link == nil { // handle external functions and ELF section symbols
|
|
|
|
|
return
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
c := ctxt0{ctxt: ctxt, newprog: newprog, cursym: cursym, autosize: int32(p.To.Offset + ctxt.Arch.FixedFrameSize)}
|
|
|
|
|
|
|
|
|
|
if oprange[AOR&obj.AMask] == nil {
|
|
|
|
|
c.ctxt.Diag("loong64 ops not initialized, call loong64.buildop first")
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
pc := int64(0)
|
|
|
|
|
p.Pc = pc
|
|
|
|
|
|
|
|
|
|
var m int
|
|
|
|
|
var o *Optab
|
|
|
|
|
for p = p.Link; p != nil; p = p.Link {
|
|
|
|
|
p.Pc = pc
|
|
|
|
|
o = c.oplook(p)
|
|
|
|
|
m = int(o.size)
|
|
|
|
|
if m == 0 {
|
|
|
|
|
if p.As != obj.ANOP && p.As != obj.AFUNCDATA && p.As != obj.APCDATA {
|
|
|
|
|
c.ctxt.Diag("zero-width instruction\n%v", p)
|
|
|
|
|
}
|
|
|
|
|
continue
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
pc += int64(m)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
c.cursym.Size = pc
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* if any procedure is large enough to
|
|
|
|
|
* generate a large SBRA branch, then
|
|
|
|
|
* generate extra passes putting branches
|
|
|
|
|
* around jmps to fix. this is rare.
|
|
|
|
|
*/
|
|
|
|
|
bflag := 1
|
|
|
|
|
|
|
|
|
|
var otxt int64
|
|
|
|
|
var q *obj.Prog
|
|
|
|
|
for bflag != 0 {
|
|
|
|
|
bflag = 0
|
|
|
|
|
pc = 0
|
|
|
|
|
for p = c.cursym.Func().Text.Link; p != nil; p = p.Link {
|
|
|
|
|
p.Pc = pc
|
|
|
|
|
o = c.oplook(p)
|
|
|
|
|
|
|
|
|
|
// very large conditional branches
|
|
|
|
|
if o.type_ == 6 && p.To.Target() != nil {
|
|
|
|
|
otxt = p.To.Target().Pc - pc
|
|
|
|
|
if otxt < -(1<<17)+10 || otxt >= (1<<17)-10 {
|
|
|
|
|
q = c.newprog()
|
|
|
|
|
q.Link = p.Link
|
|
|
|
|
p.Link = q
|
|
|
|
|
q.As = AJMP
|
|
|
|
|
q.Pos = p.Pos
|
|
|
|
|
q.To.Type = obj.TYPE_BRANCH
|
|
|
|
|
q.To.SetTarget(p.To.Target())
|
|
|
|
|
p.To.SetTarget(q)
|
|
|
|
|
q = c.newprog()
|
|
|
|
|
q.Link = p.Link
|
|
|
|
|
p.Link = q
|
|
|
|
|
q.As = AJMP
|
|
|
|
|
q.Pos = p.Pos
|
|
|
|
|
q.To.Type = obj.TYPE_BRANCH
|
|
|
|
|
q.To.SetTarget(q.Link.Link)
|
|
|
|
|
bflag = 1
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
m = int(o.size)
|
|
|
|
|
if m == 0 {
|
|
|
|
|
if p.As != obj.ANOP && p.As != obj.AFUNCDATA && p.As != obj.APCDATA {
|
|
|
|
|
c.ctxt.Diag("zero-width instruction\n%v", p)
|
|
|
|
|
}
|
|
|
|
|
continue
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
pc += int64(m)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
c.cursym.Size = pc
|
|
|
|
|
}
|
|
|
|
|
pc += -pc & (FuncAlign - 1)
|
|
|
|
|
c.cursym.Size = pc
|
|
|
|
|
|
|
|
|
|
// lay out the code, emitting code and data relocations.
|
|
|
|
|
|
|
|
|
|
c.cursym.Grow(c.cursym.Size)
|
|
|
|
|
|
|
|
|
|
bp := c.cursym.P
|
|
|
|
|
var i int32
|
|
|
|
|
var out [5]uint32
|
|
|
|
|
for p := c.cursym.Func().Text.Link; p != nil; p = p.Link {
|
|
|
|
|
c.pc = p.Pc
|
|
|
|
|
o = c.oplook(p)
|
|
|
|
|
if int(o.size) > 4*len(out) {
|
|
|
|
|
log.Fatalf("out array in span0 is too small, need at least %d for %v", o.size/4, p)
|
|
|
|
|
}
|
|
|
|
|
c.asmout(p, o, out[:])
|
|
|
|
|
for i = 0; i < int32(o.size/4); i++ {
|
|
|
|
|
c.ctxt.Arch.ByteOrder.PutUint32(bp, out[i])
|
|
|
|
|
bp = bp[4:]
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// Mark nonpreemptible instruction sequences.
|
|
|
|
|
// We use REGTMP as a scratch register during call injection,
|
|
|
|
|
// so instruction sequences that use REGTMP are unsafe to
|
|
|
|
|
// preempt asynchronously.
|
|
|
|
|
obj.MarkUnsafePoints(c.ctxt, c.cursym.Func().Text, c.newprog, c.isUnsafePoint, c.isRestartable)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// isUnsafePoint returns whether p is an unsafe point.
|
|
|
|
|
func (c *ctxt0) isUnsafePoint(p *obj.Prog) bool {
|
|
|
|
|
// If p explicitly uses REGTMP, it's unsafe to preempt, because the
|
|
|
|
|
// preemption sequence clobbers REGTMP.
|
|
|
|
|
return p.From.Reg == REGTMP || p.To.Reg == REGTMP || p.Reg == REGTMP
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// isRestartable returns whether p is a multi-instruction sequence that,
|
|
|
|
|
// if preempted, can be restarted.
|
|
|
|
|
func (c *ctxt0) isRestartable(p *obj.Prog) bool {
|
|
|
|
|
if c.isUnsafePoint(p) {
|
|
|
|
|
return false
|
|
|
|
|
}
|
|
|
|
|
// If p is a multi-instruction sequence with uses REGTMP inserted by
|
|
|
|
|
// the assembler in order to materialize a large constant/offset, we
|
|
|
|
|
// can restart p (at the start of the instruction sequence), recompute
|
|
|
|
|
// the content of REGTMP, upon async preemption. Currently, all cases
|
|
|
|
|
// of assembler-inserted REGTMP fall into this category.
|
|
|
|
|
// If p doesn't use REGTMP, it can be simply preempted, so we don't
|
|
|
|
|
// mark it.
|
|
|
|
|
o := c.oplook(p)
|
|
|
|
|
return o.size > 4 && o.flag&NOTUSETMP == 0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func isint32(v int64) bool {
|
|
|
|
|
return int64(int32(v)) == v
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func isuint32(v uint64) bool {
|
|
|
|
|
return uint64(uint32(v)) == v
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) aclass(a *obj.Addr) int {
|
|
|
|
|
switch a.Type {
|
|
|
|
|
case obj.TYPE_NONE:
|
|
|
|
|
return C_NONE
|
|
|
|
|
|
|
|
|
|
case obj.TYPE_REG:
|
|
|
|
|
if REG_R0 <= a.Reg && a.Reg <= REG_R31 {
|
|
|
|
|
return C_REG
|
|
|
|
|
}
|
|
|
|
|
if REG_F0 <= a.Reg && a.Reg <= REG_F31 {
|
|
|
|
|
return C_FREG
|
|
|
|
|
}
|
|
|
|
|
if REG_FCSR0 <= a.Reg && a.Reg <= REG_FCSR31 {
|
|
|
|
|
return C_FCSRREG
|
|
|
|
|
}
|
|
|
|
|
if REG_FCC0 <= a.Reg && a.Reg <= REG_FCC31 {
|
|
|
|
|
return C_FCCREG
|
|
|
|
|
}
|
|
|
|
|
return C_GOK
|
|
|
|
|
|
|
|
|
|
case obj.TYPE_MEM:
|
|
|
|
|
switch a.Name {
|
|
|
|
|
case obj.NAME_EXTERN,
|
|
|
|
|
obj.NAME_STATIC:
|
|
|
|
|
if a.Sym == nil {
|
|
|
|
|
break
|
|
|
|
|
}
|
|
|
|
|
c.instoffset = a.Offset
|
|
|
|
|
if a.Sym != nil { // use relocation
|
|
|
|
|
if a.Sym.Type == objabi.STLSBSS {
|
|
|
|
|
return C_TLS
|
|
|
|
|
}
|
|
|
|
|
return C_ADDR
|
|
|
|
|
}
|
|
|
|
|
return C_LEXT
|
|
|
|
|
|
|
|
|
|
case obj.NAME_AUTO:
|
|
|
|
|
if a.Reg == REGSP {
|
|
|
|
|
// unset base register for better printing, since
|
|
|
|
|
// a.Offset is still relative to pseudo-SP.
|
|
|
|
|
a.Reg = obj.REG_NONE
|
|
|
|
|
}
|
|
|
|
|
c.instoffset = int64(c.autosize) + a.Offset
|
|
|
|
|
if c.instoffset >= -BIG && c.instoffset < BIG {
|
|
|
|
|
return C_SAUTO
|
|
|
|
|
}
|
|
|
|
|
return C_LAUTO
|
|
|
|
|
|
|
|
|
|
case obj.NAME_PARAM:
|
|
|
|
|
if a.Reg == REGSP {
|
|
|
|
|
// unset base register for better printing, since
|
|
|
|
|
// a.Offset is still relative to pseudo-FP.
|
|
|
|
|
a.Reg = obj.REG_NONE
|
|
|
|
|
}
|
|
|
|
|
c.instoffset = int64(c.autosize) + a.Offset + c.ctxt.Arch.FixedFrameSize
|
|
|
|
|
if c.instoffset >= -BIG && c.instoffset < BIG {
|
|
|
|
|
return C_SAUTO
|
|
|
|
|
}
|
|
|
|
|
return C_LAUTO
|
|
|
|
|
|
|
|
|
|
case obj.NAME_NONE:
|
|
|
|
|
c.instoffset = a.Offset
|
|
|
|
|
if c.instoffset == 0 {
|
|
|
|
|
return C_ZOREG
|
|
|
|
|
}
|
|
|
|
|
if c.instoffset >= -BIG && c.instoffset < BIG {
|
|
|
|
|
return C_SOREG
|
|
|
|
|
}
|
|
|
|
|
return C_LOREG
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return C_GOK
|
|
|
|
|
|
|
|
|
|
case obj.TYPE_TEXTSIZE:
|
|
|
|
|
return C_TEXTSIZE
|
|
|
|
|
|
|
|
|
|
case obj.TYPE_CONST,
|
|
|
|
|
obj.TYPE_ADDR:
|
|
|
|
|
switch a.Name {
|
|
|
|
|
case obj.NAME_NONE:
|
|
|
|
|
c.instoffset = a.Offset
|
|
|
|
|
if a.Reg != 0 {
|
|
|
|
|
if -BIG <= c.instoffset && c.instoffset <= BIG {
|
|
|
|
|
return C_SACON
|
|
|
|
|
}
|
|
|
|
|
if isint32(c.instoffset) {
|
|
|
|
|
return C_LACON
|
|
|
|
|
}
|
|
|
|
|
return C_DACON
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case obj.NAME_EXTERN,
|
|
|
|
|
obj.NAME_STATIC:
|
|
|
|
|
s := a.Sym
|
|
|
|
|
if s == nil {
|
|
|
|
|
return C_GOK
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
c.instoffset = a.Offset
|
|
|
|
|
if s.Type == objabi.STLSBSS {
|
|
|
|
|
return C_STCON // address of TLS variable
|
|
|
|
|
}
|
|
|
|
|
return C_LECON
|
|
|
|
|
|
|
|
|
|
case obj.NAME_AUTO:
|
|
|
|
|
if a.Reg == REGSP {
|
|
|
|
|
// unset base register for better printing, since
|
|
|
|
|
// a.Offset is still relative to pseudo-SP.
|
|
|
|
|
a.Reg = obj.REG_NONE
|
|
|
|
|
}
|
|
|
|
|
c.instoffset = int64(c.autosize) + a.Offset
|
|
|
|
|
if c.instoffset >= -BIG && c.instoffset < BIG {
|
|
|
|
|
return C_SACON
|
|
|
|
|
}
|
|
|
|
|
return C_LACON
|
|
|
|
|
|
|
|
|
|
case obj.NAME_PARAM:
|
|
|
|
|
if a.Reg == REGSP {
|
|
|
|
|
// unset base register for better printing, since
|
|
|
|
|
// a.Offset is still relative to pseudo-FP.
|
|
|
|
|
a.Reg = obj.REG_NONE
|
|
|
|
|
}
|
|
|
|
|
c.instoffset = int64(c.autosize) + a.Offset + c.ctxt.Arch.FixedFrameSize
|
|
|
|
|
if c.instoffset >= -BIG && c.instoffset < BIG {
|
|
|
|
|
return C_SACON
|
|
|
|
|
}
|
|
|
|
|
return C_LACON
|
|
|
|
|
|
|
|
|
|
default:
|
|
|
|
|
return C_GOK
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if c.instoffset != int64(int32(c.instoffset)) {
|
|
|
|
|
return C_DCON
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if c.instoffset >= 0 {
|
|
|
|
|
if c.instoffset == 0 {
|
|
|
|
|
return C_ZCON
|
|
|
|
|
}
|
|
|
|
|
if c.instoffset <= 0x7ff {
|
|
|
|
|
return C_SCON
|
|
|
|
|
}
|
|
|
|
|
if c.instoffset <= 0xfff {
|
|
|
|
|
return C_ANDCON
|
|
|
|
|
}
|
|
|
|
|
if c.instoffset&0xfff == 0 && isuint32(uint64(c.instoffset)) { // && (instoffset & (1<<31)) == 0)
|
|
|
|
|
return C_UCON
|
|
|
|
|
}
|
|
|
|
|
if isint32(c.instoffset) || isuint32(uint64(c.instoffset)) {
|
|
|
|
|
return C_LCON
|
|
|
|
|
}
|
|
|
|
|
return C_LCON
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if c.instoffset >= -0x800 {
|
|
|
|
|
return C_ADDCON
|
|
|
|
|
}
|
|
|
|
|
if c.instoffset&0xfff == 0 && isint32(c.instoffset) {
|
|
|
|
|
return C_UCON
|
|
|
|
|
}
|
|
|
|
|
if isint32(c.instoffset) {
|
|
|
|
|
return C_LCON
|
|
|
|
|
}
|
|
|
|
|
return C_LCON
|
|
|
|
|
|
|
|
|
|
case obj.TYPE_BRANCH:
|
|
|
|
|
return C_SBRA
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return C_GOK
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func prasm(p *obj.Prog) {
|
|
|
|
|
fmt.Printf("%v\n", p)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) oplook(p *obj.Prog) *Optab {
|
|
|
|
|
if oprange[AOR&obj.AMask] == nil {
|
|
|
|
|
c.ctxt.Diag("loong64 ops not initialized, call loong64.buildop first")
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
a1 := int(p.Optab)
|
|
|
|
|
if a1 != 0 {
|
|
|
|
|
return &optab[a1-1]
|
|
|
|
|
}
|
2022-08-04 18:13:59 +08:00
|
|
|
|
|
|
|
|
// first source operand
|
2021-08-15 16:01:31 +08:00
|
|
|
a1 = int(p.From.Class)
|
|
|
|
|
if a1 == 0 {
|
|
|
|
|
a1 = c.aclass(&p.From) + 1
|
|
|
|
|
p.From.Class = int8(a1)
|
|
|
|
|
}
|
|
|
|
|
a1--
|
2022-08-04 18:13:59 +08:00
|
|
|
|
|
|
|
|
// first destination operand
|
2021-08-15 16:01:31 +08:00
|
|
|
a3 := int(p.To.Class)
|
|
|
|
|
if a3 == 0 {
|
|
|
|
|
a3 = c.aclass(&p.To) + 1
|
|
|
|
|
p.To.Class = int8(a3)
|
|
|
|
|
}
|
|
|
|
|
a3--
|
2022-08-04 18:13:59 +08:00
|
|
|
|
|
|
|
|
// 2nd source operand
|
2021-08-15 16:01:31 +08:00
|
|
|
a2 := C_NONE
|
|
|
|
|
if p.Reg != 0 {
|
|
|
|
|
a2 = C_REG
|
|
|
|
|
}
|
|
|
|
|
|
2022-08-04 18:13:59 +08:00
|
|
|
// 2nd destination operand
|
|
|
|
|
a4 := C_NONE
|
|
|
|
|
if p.RegTo2 != 0 {
|
|
|
|
|
a4 = C_REG
|
|
|
|
|
}
|
|
|
|
|
|
2021-08-15 16:01:31 +08:00
|
|
|
ops := oprange[p.As&obj.AMask]
|
|
|
|
|
c1 := &xcmp[a1]
|
|
|
|
|
c3 := &xcmp[a3]
|
|
|
|
|
for i := range ops {
|
|
|
|
|
op := &ops[i]
|
2022-08-04 18:13:59 +08:00
|
|
|
if (int(op.a2) == a2) && c1[op.a1] && c3[op.a3] && (int(op.a4) == a4) {
|
2021-08-15 16:01:31 +08:00
|
|
|
p.Optab = uint16(cap(optab) - cap(ops) + i + 1)
|
|
|
|
|
return op
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2022-08-04 18:13:59 +08:00
|
|
|
c.ctxt.Diag("illegal combination %v %v %v %v %v", p.As, DRconv(a1), DRconv(a2), DRconv(a3), DRconv(a4))
|
2021-08-15 16:01:31 +08:00
|
|
|
prasm(p)
|
|
|
|
|
// Turn illegal instruction into an UNDEF, avoid crashing in asmout.
|
2022-08-04 18:13:59 +08:00
|
|
|
return &Optab{obj.AUNDEF, C_NONE, C_NONE, C_NONE, C_NONE, 49, 4, 0, 0, 0}
|
2021-08-15 16:01:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func cmp(a int, b int) bool {
|
|
|
|
|
if a == b {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
switch a {
|
|
|
|
|
case C_DCON:
|
|
|
|
|
if b == C_LCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
fallthrough
|
|
|
|
|
case C_LCON:
|
|
|
|
|
if b == C_ZCON || b == C_SCON || b == C_UCON || b == C_ADDCON || b == C_ANDCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_ADD0CON:
|
|
|
|
|
if b == C_ADDCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
fallthrough
|
|
|
|
|
|
|
|
|
|
case C_ADDCON:
|
|
|
|
|
if b == C_ZCON || b == C_SCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_AND0CON:
|
|
|
|
|
if b == C_ANDCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
fallthrough
|
|
|
|
|
|
|
|
|
|
case C_ANDCON:
|
|
|
|
|
if b == C_ZCON || b == C_SCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_UCON:
|
|
|
|
|
if b == C_ZCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_SCON:
|
|
|
|
|
if b == C_ZCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_LACON:
|
|
|
|
|
if b == C_SACON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_LBRA:
|
|
|
|
|
if b == C_SBRA {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_LEXT:
|
|
|
|
|
if b == C_SEXT {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_LAUTO:
|
|
|
|
|
if b == C_SAUTO {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_REG:
|
|
|
|
|
if b == C_ZCON {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_LOREG:
|
|
|
|
|
if b == C_ZOREG || b == C_SOREG {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case C_SOREG:
|
|
|
|
|
if b == C_ZOREG {
|
|
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return false
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
type ocmp []Optab
|
|
|
|
|
|
|
|
|
|
func (x ocmp) Len() int {
|
|
|
|
|
return len(x)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (x ocmp) Swap(i, j int) {
|
|
|
|
|
x[i], x[j] = x[j], x[i]
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (x ocmp) Less(i, j int) bool {
|
|
|
|
|
p1 := &x[i]
|
|
|
|
|
p2 := &x[j]
|
|
|
|
|
n := int(p1.as) - int(p2.as)
|
|
|
|
|
if n != 0 {
|
|
|
|
|
return n < 0
|
|
|
|
|
}
|
|
|
|
|
n = int(p1.a1) - int(p2.a1)
|
|
|
|
|
if n != 0 {
|
|
|
|
|
return n < 0
|
|
|
|
|
}
|
|
|
|
|
n = int(p1.a2) - int(p2.a2)
|
|
|
|
|
if n != 0 {
|
|
|
|
|
return n < 0
|
|
|
|
|
}
|
|
|
|
|
n = int(p1.a3) - int(p2.a3)
|
|
|
|
|
if n != 0 {
|
|
|
|
|
return n < 0
|
|
|
|
|
}
|
|
|
|
|
return false
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func opset(a, b0 obj.As) {
|
|
|
|
|
oprange[a&obj.AMask] = oprange[b0]
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func buildop(ctxt *obj.Link) {
|
|
|
|
|
if ctxt.DiagFunc == nil {
|
|
|
|
|
ctxt.DiagFunc = func(format string, args ...interface{}) {
|
|
|
|
|
log.Printf(format, args...)
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if oprange[AOR&obj.AMask] != nil {
|
|
|
|
|
// Already initialized; stop now.
|
|
|
|
|
// This happens in the cmd/asm tests,
|
|
|
|
|
// each of which re-initializes the arch.
|
|
|
|
|
return
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
var n int
|
|
|
|
|
|
|
|
|
|
for i := 0; i < C_NCLASS; i++ {
|
|
|
|
|
for n = 0; n < C_NCLASS; n++ {
|
|
|
|
|
if cmp(n, i) {
|
|
|
|
|
xcmp[i][n] = true
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
for n = 0; optab[n].as != obj.AXXX; n++ {
|
|
|
|
|
}
|
|
|
|
|
sort.Sort(ocmp(optab[:n]))
|
|
|
|
|
for i := 0; i < n; i++ {
|
|
|
|
|
r := optab[i].as
|
|
|
|
|
r0 := r & obj.AMask
|
|
|
|
|
start := i
|
|
|
|
|
for optab[i].as == r {
|
|
|
|
|
i++
|
|
|
|
|
}
|
|
|
|
|
oprange[r0] = optab[start:i]
|
|
|
|
|
i--
|
|
|
|
|
|
|
|
|
|
switch r {
|
|
|
|
|
default:
|
|
|
|
|
ctxt.Diag("unknown op in build: %v", r)
|
|
|
|
|
ctxt.DiagFlush()
|
|
|
|
|
log.Fatalf("bad code")
|
|
|
|
|
|
|
|
|
|
case AABSF:
|
|
|
|
|
opset(AMOVFD, r0)
|
|
|
|
|
opset(AMOVDF, r0)
|
|
|
|
|
opset(AMOVWF, r0)
|
|
|
|
|
opset(AMOVFW, r0)
|
|
|
|
|
opset(AMOVWD, r0)
|
|
|
|
|
opset(AMOVDW, r0)
|
|
|
|
|
opset(ANEGF, r0)
|
|
|
|
|
opset(ANEGD, r0)
|
|
|
|
|
opset(AABSD, r0)
|
|
|
|
|
opset(ATRUNCDW, r0)
|
|
|
|
|
opset(ATRUNCFW, r0)
|
|
|
|
|
opset(ASQRTF, r0)
|
|
|
|
|
opset(ASQRTD, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVVF:
|
|
|
|
|
opset(AMOVVD, r0)
|
|
|
|
|
opset(AMOVFV, r0)
|
|
|
|
|
opset(AMOVDV, r0)
|
|
|
|
|
opset(ATRUNCDV, r0)
|
|
|
|
|
opset(ATRUNCFV, r0)
|
|
|
|
|
|
|
|
|
|
case AADD:
|
|
|
|
|
opset(ASGT, r0)
|
|
|
|
|
opset(ASGTU, r0)
|
|
|
|
|
opset(AADDU, r0)
|
|
|
|
|
|
|
|
|
|
case AADDV:
|
|
|
|
|
opset(AADDVU, r0)
|
|
|
|
|
|
|
|
|
|
case AADDF:
|
|
|
|
|
opset(ADIVF, r0)
|
|
|
|
|
opset(ADIVD, r0)
|
|
|
|
|
opset(AMULF, r0)
|
|
|
|
|
opset(AMULD, r0)
|
|
|
|
|
opset(ASUBF, r0)
|
|
|
|
|
opset(ASUBD, r0)
|
|
|
|
|
opset(AADDD, r0)
|
|
|
|
|
|
|
|
|
|
case AAND:
|
|
|
|
|
opset(AOR, r0)
|
|
|
|
|
opset(AXOR, r0)
|
|
|
|
|
|
|
|
|
|
case ABEQ:
|
|
|
|
|
opset(ABNE, r0)
|
|
|
|
|
opset(ABLT, r0)
|
|
|
|
|
opset(ABGE, r0)
|
|
|
|
|
opset(ABGEU, r0)
|
|
|
|
|
opset(ABLTU, r0)
|
|
|
|
|
|
|
|
|
|
case ABLEZ:
|
|
|
|
|
opset(ABGEZ, r0)
|
|
|
|
|
opset(ABLTZ, r0)
|
|
|
|
|
opset(ABGTZ, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVB:
|
|
|
|
|
opset(AMOVH, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVBU:
|
|
|
|
|
opset(AMOVHU, r0)
|
|
|
|
|
|
|
|
|
|
case AMUL:
|
|
|
|
|
opset(AMULU, r0)
|
|
|
|
|
opset(AMULH, r0)
|
|
|
|
|
opset(AMULHU, r0)
|
|
|
|
|
opset(AREM, r0)
|
|
|
|
|
opset(AREMU, r0)
|
|
|
|
|
opset(ADIV, r0)
|
|
|
|
|
opset(ADIVU, r0)
|
|
|
|
|
|
|
|
|
|
case AMULV:
|
|
|
|
|
opset(AMULVU, r0)
|
|
|
|
|
opset(AMULHV, r0)
|
|
|
|
|
opset(AMULHVU, r0)
|
|
|
|
|
opset(AREMV, r0)
|
|
|
|
|
opset(AREMVU, r0)
|
|
|
|
|
opset(ADIVV, r0)
|
|
|
|
|
opset(ADIVVU, r0)
|
|
|
|
|
|
|
|
|
|
case ASLL:
|
|
|
|
|
opset(ASRL, r0)
|
|
|
|
|
opset(ASRA, r0)
|
2022-08-09 23:08:57 +08:00
|
|
|
opset(AROTR, r0)
|
2021-08-15 16:01:31 +08:00
|
|
|
|
|
|
|
|
case ASLLV:
|
|
|
|
|
opset(ASRAV, r0)
|
|
|
|
|
opset(ASRLV, r0)
|
2022-08-09 23:08:57 +08:00
|
|
|
opset(AROTRV, r0)
|
2021-08-15 16:01:31 +08:00
|
|
|
|
|
|
|
|
case ASUB:
|
|
|
|
|
opset(ASUBU, r0)
|
|
|
|
|
opset(ANOR, r0)
|
|
|
|
|
|
|
|
|
|
case ASUBV:
|
|
|
|
|
opset(ASUBVU, r0)
|
|
|
|
|
|
|
|
|
|
case ASYSCALL:
|
|
|
|
|
opset(ADBAR, r0)
|
|
|
|
|
opset(ANOOP, r0)
|
|
|
|
|
|
|
|
|
|
case ACMPEQF:
|
|
|
|
|
opset(ACMPGTF, r0)
|
|
|
|
|
opset(ACMPGTD, r0)
|
|
|
|
|
opset(ACMPGEF, r0)
|
|
|
|
|
opset(ACMPGED, r0)
|
|
|
|
|
opset(ACMPEQD, r0)
|
|
|
|
|
|
|
|
|
|
case ABFPT:
|
|
|
|
|
opset(ABFPF, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVWL:
|
|
|
|
|
opset(AMOVWR, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVVL:
|
|
|
|
|
opset(AMOVVR, r0)
|
|
|
|
|
|
|
|
|
|
case AMOVW,
|
|
|
|
|
AMOVD,
|
|
|
|
|
AMOVF,
|
|
|
|
|
AMOVV,
|
|
|
|
|
ABREAK,
|
|
|
|
|
ARFE,
|
|
|
|
|
AJAL,
|
|
|
|
|
AJMP,
|
|
|
|
|
AMOVWU,
|
|
|
|
|
ALL,
|
|
|
|
|
ALLV,
|
|
|
|
|
ASC,
|
|
|
|
|
ASCV,
|
|
|
|
|
ANEGW,
|
|
|
|
|
ANEGV,
|
|
|
|
|
AWORD,
|
2022-08-04 18:13:59 +08:00
|
|
|
ARDTIMELW,
|
|
|
|
|
ARDTIMEHW,
|
|
|
|
|
ARDTIMED,
|
2021-08-15 16:01:31 +08:00
|
|
|
obj.ANOP,
|
|
|
|
|
obj.ATEXT,
|
|
|
|
|
obj.AUNDEF,
|
|
|
|
|
obj.AFUNCDATA,
|
|
|
|
|
obj.APCDATA,
|
|
|
|
|
obj.ADUFFZERO,
|
|
|
|
|
obj.ADUFFCOPY:
|
|
|
|
|
break
|
|
|
|
|
|
|
|
|
|
case ACLO:
|
|
|
|
|
opset(ACLZ, r0)
|
|
|
|
|
|
|
|
|
|
case ATEQ:
|
|
|
|
|
opset(ATNE, r0)
|
2022-07-09 11:28:50 +08:00
|
|
|
|
|
|
|
|
case AMASKEQZ:
|
|
|
|
|
opset(AMASKNEZ, r0)
|
2021-08-15 16:01:31 +08:00
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP(x uint32, y uint32) uint32 {
|
|
|
|
|
return x<<3 | y<<0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func SP(x uint32, y uint32) uint32 {
|
|
|
|
|
return x<<29 | y<<26
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP_TEN(x uint32, y uint32) uint32 {
|
|
|
|
|
return x<<21 | y<<10
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// r1 -> rk
|
|
|
|
|
// r2 -> rj
|
|
|
|
|
// r3 -> rd
|
|
|
|
|
func OP_RRR(op uint32, r1 uint32, r2 uint32, r3 uint32) uint32 {
|
|
|
|
|
return op | (r1&0x1F)<<10 | (r2&0x1F)<<5 | (r3&0x1F)<<0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// r2 -> rj
|
|
|
|
|
// r3 -> rd
|
|
|
|
|
func OP_RR(op uint32, r2 uint32, r3 uint32) uint32 {
|
|
|
|
|
return op | (r2&0x1F)<<5 | (r3&0x1F)<<0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP_16IR_5I(op uint32, i uint32, r2 uint32) uint32 {
|
|
|
|
|
return op | (i&0xFFFF)<<10 | (r2&0x7)<<5 | ((i >> 16) & 0x1F)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP_16IRR(op uint32, i uint32, r2 uint32, r3 uint32) uint32 {
|
|
|
|
|
return op | (i&0xFFFF)<<10 | (r2&0x1F)<<5 | (r3&0x1F)<<0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP_12IRR(op uint32, i uint32, r2 uint32, r3 uint32) uint32 {
|
|
|
|
|
return op | (i&0xFFF)<<10 | (r2&0x1F)<<5 | (r3&0x1F)<<0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func OP_IR(op uint32, i uint32, r2 uint32) uint32 {
|
|
|
|
|
return op | (i&0xFFFFF)<<5 | (r2&0x1F)<<0 // ui20, rd5
|
|
|
|
|
}
|
|
|
|
|
|
2022-11-11 19:22:35 +08:00
|
|
|
// Encoding for the 'b' or 'bl' instruction.
|
2021-08-15 16:01:31 +08:00
|
|
|
func OP_B_BL(op uint32, i uint32) uint32 {
|
|
|
|
|
return op | ((i & 0xFFFF) << 10) | ((i >> 16) & 0x3FF)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) asmout(p *obj.Prog, o *Optab, out []uint32) {
|
|
|
|
|
o1 := uint32(0)
|
|
|
|
|
o2 := uint32(0)
|
|
|
|
|
o3 := uint32(0)
|
|
|
|
|
o4 := uint32(0)
|
|
|
|
|
o5 := uint32(0)
|
|
|
|
|
|
|
|
|
|
add := AADDU
|
|
|
|
|
add = AADDVU
|
|
|
|
|
|
|
|
|
|
switch o.type_ {
|
|
|
|
|
default:
|
|
|
|
|
c.ctxt.Diag("unknown type %d %v", o.type_)
|
|
|
|
|
prasm(p)
|
|
|
|
|
|
|
|
|
|
case 0: // pseudo ops
|
|
|
|
|
break
|
|
|
|
|
|
|
|
|
|
case 1: // mov r1,r2 ==> OR r1,r0,r2
|
|
|
|
|
a := AOR
|
|
|
|
|
if p.As == AMOVW {
|
|
|
|
|
a = ASLL
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_RRR(c.oprrr(a), uint32(REGZERO), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 2: // add/sub r1,[r2],r3
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if p.As == ANEGW || p.As == ANEGV {
|
|
|
|
|
r = REGZERO
|
|
|
|
|
}
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(p.From.Reg), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 3: // mov $soreg, r ==> or/add $i,o,r
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
|
|
|
|
|
r := int(p.From.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
a := add
|
|
|
|
|
if o.a1 == C_ANDCON {
|
|
|
|
|
a = AOR
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
o1 = OP_12IRR(c.opirr(a), uint32(v), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 4: // add $scon,[r1],r2
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
o1 = OP_12IRR(c.opirr(p.As), uint32(v), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 5: // syscall
|
|
|
|
|
o1 = c.oprrr(p.As)
|
|
|
|
|
|
|
|
|
|
case 6: // beq r1,[r2],sbra
|
|
|
|
|
v := int32(0)
|
|
|
|
|
vcmp := int32(0)
|
|
|
|
|
if p.To.Target() != nil {
|
|
|
|
|
v = int32(p.To.Target().Pc-p.Pc) >> 2
|
|
|
|
|
}
|
|
|
|
|
if v < 0 {
|
|
|
|
|
vcmp = -v
|
|
|
|
|
}
|
|
|
|
|
if (p.As == ABFPT || p.As == ABFPF) && ((uint32(vcmp))>>21)&0x7FF != 0 {
|
|
|
|
|
c.ctxt.Diag("21 bit-width, short branch too far\n%v", p)
|
|
|
|
|
} else if p.As != ABFPT && p.As != ABFPF && (v<<16)>>16 != v {
|
|
|
|
|
c.ctxt.Diag("16 bit-width, short branch too far\n%v", p)
|
|
|
|
|
}
|
|
|
|
|
if p.As == ABGTZ || p.As == ABLEZ {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(p.As), uint32(v), uint32(p.Reg), uint32(p.From.Reg))
|
|
|
|
|
} else if p.As == ABFPT || p.As == ABFPF {
|
|
|
|
|
// BCNEZ cj offset21 ,cj = fcc0
|
|
|
|
|
// BCEQZ cj offset21 ,cj = fcc0
|
|
|
|
|
o1 = OP_16IR_5I(c.opirr(p.As), uint32(v), uint32(REG_FCC0))
|
|
|
|
|
} else {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(p.As), uint32(v), uint32(p.From.Reg), uint32(p.Reg))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 7: // mov r, soreg
|
|
|
|
|
r := int(p.To.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
v := c.regoff(&p.To)
|
|
|
|
|
o1 = OP_12IRR(c.opirr(p.As), uint32(v), uint32(r), uint32(p.From.Reg))
|
|
|
|
|
|
|
|
|
|
case 8: // mov soreg, r
|
|
|
|
|
r := int(p.From.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_12IRR(c.opirr(-p.As), uint32(v), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 9: // sll r1,[r2],r3
|
|
|
|
|
if p.As != ACLO && p.As != ACLZ {
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(p.From.Reg), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
} else { // clo r1,r2
|
|
|
|
|
o1 = OP_RR(c.oprr(p.As), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 10: // add $con,[r1],r2 ==> mov $con, t; add t,[r1],r2
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
a := AOR
|
|
|
|
|
if v < 0 {
|
|
|
|
|
a = AADDU
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_12IRR(c.opirr(a), uint32(v), uint32(0), uint32(REGTMP))
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o2 = OP_RRR(c.oprrr(p.As), uint32(REGTMP), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 11: // jmp lbra
|
|
|
|
|
v := int32(0)
|
|
|
|
|
if c.aclass(&p.To) == C_SBRA && p.To.Sym == nil && p.As == AJMP {
|
|
|
|
|
// use PC-relative branch for short branches
|
|
|
|
|
// BEQ R0, R0, sbra
|
|
|
|
|
if p.To.Target() != nil {
|
|
|
|
|
v = int32(p.To.Target().Pc-p.Pc) >> 2
|
|
|
|
|
}
|
|
|
|
|
if (v<<16)>>16 == v {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(ABEQ), uint32(v), uint32(REGZERO), uint32(REGZERO))
|
|
|
|
|
break
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
if p.To.Target() == nil {
|
|
|
|
|
v = int32(p.Pc) >> 2
|
|
|
|
|
} else {
|
|
|
|
|
v = int32(p.To.Target().Pc) >> 2
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_B_BL(c.opirr(p.As), uint32(v))
|
|
|
|
|
if p.To.Sym == nil {
|
|
|
|
|
p.To.Sym = c.cursym.Func().Text.From.Sym
|
|
|
|
|
p.To.Offset = p.To.Target().Pc
|
|
|
|
|
}
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.To.Sym
|
|
|
|
|
rel.Add = p.To.Offset
|
|
|
|
|
rel.Type = objabi.R_CALLLOONG64
|
|
|
|
|
|
|
|
|
|
case 12: // movbs r,r
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
v := 16
|
|
|
|
|
if p.As == AMOVB {
|
|
|
|
|
v = 24
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_16IRR(c.opirr(ASLL), uint32(v), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
o2 = OP_16IRR(c.opirr(ASRA), uint32(v), uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 13: // movbu r,r
|
|
|
|
|
if p.As == AMOVBU {
|
|
|
|
|
o1 = OP_12IRR(c.opirr(AAND), uint32(0xff), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
} else {
|
|
|
|
|
// bstrpick.d (msbd=15, lsbd=0)
|
|
|
|
|
o1 = (0x33c0 << 10) | ((uint32(p.From.Reg) & 0x1f) << 5) | (uint32(p.To.Reg) & 0x1F)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 14: // movwu r,r
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
o1 = OP_16IRR(c.opirr(-ASLLV), uint32(32)&0x3f, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
o2 = OP_16IRR(c.opirr(-ASRLV), uint32(32)&0x3f, uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 15: // teq $c r,r
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = REGZERO
|
|
|
|
|
}
|
|
|
|
|
/*
|
|
|
|
|
teq c, r1, r2
|
|
|
|
|
fallthrough
|
|
|
|
|
==>
|
|
|
|
|
bne r1, r2, 2
|
|
|
|
|
break c
|
|
|
|
|
fallthrough
|
|
|
|
|
*/
|
|
|
|
|
if p.As == ATEQ {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(ABNE), uint32(2), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
} else { // ATNE
|
|
|
|
|
o1 = OP_16IRR(c.opirr(ABEQ), uint32(2), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
}
|
|
|
|
|
o2 = c.oprrr(ABREAK) | (uint32(v) & 0x7FFF)
|
|
|
|
|
|
|
|
|
|
case 16: // sll $c,[r1],r2
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
// instruction ending with V:6-digit immediate, others:5-digit immediate
|
|
|
|
|
if v >= 32 && vshift(p.As) {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(p.As), uint32(v)&0x3f, uint32(r), uint32(p.To.Reg))
|
|
|
|
|
} else {
|
|
|
|
|
o1 = OP_16IRR(c.opirr(p.As), uint32(v)&0x1f, uint32(r), uint32(p.To.Reg))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 17:
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(REGZERO), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 18: // jmp [r1],0(r2)
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(0), uint32(p.To.Reg), uint32(r))
|
|
|
|
|
if p.As == obj.ACALL {
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 0
|
|
|
|
|
rel.Type = objabi.R_CALLIND
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 19: // mov $lcon,r
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(p.To.Reg))
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(v), uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 23: // add $lcon,r1,r2
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(v), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o3 = OP_RRR(c.oprrr(p.As), uint32(REGTMP), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 24: // mov $ucon,r
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 25: // add/and $ucon,[r1],r2
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(REGTMP))
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o2 = OP_RRR(c.oprrr(p.As), uint32(REGTMP), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 26: // mov $lsext/auto/oreg,r
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(v), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
r := int(p.From.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
o3 = OP_RRR(c.oprrr(add), uint32(REGTMP), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 27: // mov [sl]ext/auto/oreg,fr
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
r := int(p.From.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
a := -AMOVF
|
|
|
|
|
if p.As == AMOVD {
|
|
|
|
|
a = -AMOVD
|
|
|
|
|
}
|
|
|
|
|
switch o.size {
|
|
|
|
|
case 12:
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32((v+1<<11)>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_RRR(c.oprrr(add), uint32(r), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o3 = OP_12IRR(c.opirr(a), uint32(v), uint32(REGTMP), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 4:
|
|
|
|
|
o1 = OP_12IRR(c.opirr(a), uint32(v), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 28: // mov fr,[sl]ext/auto/oreg
|
|
|
|
|
v := c.regoff(&p.To)
|
|
|
|
|
r := int(p.To.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
a := AMOVF
|
|
|
|
|
if p.As == AMOVD {
|
|
|
|
|
a = AMOVD
|
|
|
|
|
}
|
|
|
|
|
switch o.size {
|
|
|
|
|
case 12:
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32((v+1<<11)>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_RRR(c.oprrr(add), uint32(r), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o3 = OP_12IRR(c.opirr(a), uint32(v), uint32(REGTMP), uint32(p.From.Reg))
|
|
|
|
|
|
|
|
|
|
case 4:
|
|
|
|
|
o1 = OP_12IRR(c.opirr(a), uint32(v), uint32(r), uint32(p.From.Reg))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
case 30: // movw r,fr
|
|
|
|
|
a := OP_TEN(8, 1321) // movgr2fr.w
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 31: // movw fr,r
|
|
|
|
|
a := OP_TEN(8, 1325) // movfr2gr.s
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 32: // fadd fr1,[fr2],fr3
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(p.From.Reg), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 33: // fabs fr1, fr3
|
|
|
|
|
o1 = OP_RRR(c.oprrr(p.As), uint32(0), uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 34: // mov $con,fr
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
a := AADDU
|
|
|
|
|
if o.a1 == C_ANDCON {
|
|
|
|
|
a = AOR
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_12IRR(c.opirr(a), uint32(v), uint32(0), uint32(REGTMP))
|
|
|
|
|
o2 = OP_RR(OP_TEN(8, 1321), uint32(REGTMP), uint32(p.To.Reg)) // movgr2fr.w
|
|
|
|
|
|
|
|
|
|
case 35: // mov r,lext/auto/oreg
|
|
|
|
|
v := c.regoff(&p.To)
|
|
|
|
|
r := int(p.To.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32((v+1<<11)>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_RRR(c.oprrr(add), uint32(r), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o3 = OP_12IRR(c.opirr(p.As), uint32(v), uint32(REGTMP), uint32(p.From.Reg))
|
|
|
|
|
|
|
|
|
|
case 36: // mov lext/auto/oreg,r
|
|
|
|
|
v := c.regoff(&p.From)
|
|
|
|
|
r := int(p.From.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(o.param)
|
|
|
|
|
}
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32((v+1<<11)>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_RRR(c.oprrr(add), uint32(r), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o3 = OP_12IRR(c.opirr(-p.As), uint32(v), uint32(REGTMP), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 40: // word
|
|
|
|
|
o1 = uint32(c.regoff(&p.From))
|
|
|
|
|
|
|
|
|
|
case 47: // movv r,fr
|
|
|
|
|
a := OP_TEN(8, 1322) // movgr2fr.d
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 48: // movv fr,r
|
|
|
|
|
a := OP_TEN(8, 1326) // movfr2gr.d
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 49: // undef
|
|
|
|
|
o1 = c.oprrr(ABREAK)
|
|
|
|
|
|
|
|
|
|
// relocation operations
|
|
|
|
|
case 50: // mov r,addr ==> pcaddu12i + sw
|
|
|
|
|
o1 = OP_IR(c.opir(APCADDU12I), uint32(0), uint32(REGTMP))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.To.Sym
|
|
|
|
|
rel.Add = p.To.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64U
|
|
|
|
|
|
|
|
|
|
o2 = OP_12IRR(c.opirr(p.As), uint32(0), uint32(REGTMP), uint32(p.From.Reg))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.To.Sym
|
|
|
|
|
rel2.Add = p.To.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64
|
|
|
|
|
|
|
|
|
|
case 51: // mov addr,r ==> pcaddu12i + lw
|
|
|
|
|
o1 = OP_IR(c.opir(APCADDU12I), uint32(0), uint32(REGTMP))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.From.Sym
|
|
|
|
|
rel.Add = p.From.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64U
|
|
|
|
|
o2 = OP_12IRR(c.opirr(-p.As), uint32(0), uint32(REGTMP), uint32(p.To.Reg))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.From.Sym
|
|
|
|
|
rel2.Add = p.From.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64
|
|
|
|
|
|
|
|
|
|
case 52: // mov $lext, r
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
o1 = OP_IR(c.opir(APCADDU12I), uint32(0), uint32(p.To.Reg))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.From.Sym
|
|
|
|
|
rel.Add = p.From.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64U
|
|
|
|
|
o2 = OP_12IRR(c.opirr(add), uint32(0), uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.From.Sym
|
|
|
|
|
rel2.Add = p.From.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64
|
|
|
|
|
|
|
|
|
|
case 53: // mov r, tlsvar ==> lu12i.w + ori + add r2, regtmp + sw o(regtmp)
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(0), uint32(REGTMP))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.To.Sym
|
|
|
|
|
rel.Add = p.To.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64TLSU
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(0), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.To.Sym
|
|
|
|
|
rel2.Add = p.To.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64TLS
|
|
|
|
|
o3 = OP_RRR(c.oprrr(AADDV), uint32(REG_R2), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o4 = OP_12IRR(c.opirr(p.As), uint32(0), uint32(REGTMP), uint32(p.From.Reg))
|
|
|
|
|
|
|
|
|
|
case 54: // lu12i.w + ori + add r2, regtmp + lw o(regtmp)
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(0), uint32(REGTMP))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.From.Sym
|
|
|
|
|
rel.Add = p.From.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64TLSU
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(0), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.From.Sym
|
|
|
|
|
rel2.Add = p.From.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64TLS
|
|
|
|
|
o3 = OP_RRR(c.oprrr(AADDV), uint32(REG_R2), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o4 = OP_12IRR(c.opirr(-p.As), uint32(0), uint32(REGTMP), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 55: // lu12i.w + ori + add r2, regtmp
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(0), uint32(REGTMP))
|
|
|
|
|
rel := obj.Addrel(c.cursym)
|
|
|
|
|
rel.Off = int32(c.pc)
|
|
|
|
|
rel.Siz = 4
|
|
|
|
|
rel.Sym = p.From.Sym
|
|
|
|
|
rel.Add = p.From.Offset
|
|
|
|
|
rel.Type = objabi.R_ADDRLOONG64TLSU
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(0), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
rel2 := obj.Addrel(c.cursym)
|
|
|
|
|
rel2.Off = int32(c.pc + 4)
|
|
|
|
|
rel2.Siz = 4
|
|
|
|
|
rel2.Sym = p.From.Sym
|
|
|
|
|
rel2.Add = p.From.Offset
|
|
|
|
|
rel2.Type = objabi.R_ADDRLOONG64TLS
|
|
|
|
|
o3 = OP_RRR(c.oprrr(AADDV), uint32(REG_R2), uint32(REGTMP), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 59: // mov $dcon,r
|
|
|
|
|
// NOTE: this case does not use REGTMP. If it ever does,
|
|
|
|
|
// remove the NOTUSETMP flag in optab.
|
|
|
|
|
v := c.vregoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(p.To.Reg))
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(v), uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
o3 = OP_IR(c.opir(ALU32ID), uint32(v>>32), uint32(p.To.Reg))
|
|
|
|
|
o4 = OP_12IRR(c.opirr(ALU52ID), uint32(v>>52), uint32(p.To.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 60: // add $dcon,r1,r2
|
|
|
|
|
v := c.vregoff(&p.From)
|
|
|
|
|
o1 = OP_IR(c.opir(ALU12IW), uint32(v>>12), uint32(REGTMP))
|
|
|
|
|
o2 = OP_12IRR(c.opirr(AOR), uint32(v), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
o3 = OP_IR(c.opir(ALU32ID), uint32(v>>32), uint32(REGTMP))
|
|
|
|
|
o4 = OP_12IRR(c.opirr(ALU52ID), uint32(v>>52), uint32(REGTMP), uint32(REGTMP))
|
|
|
|
|
r := int(p.Reg)
|
|
|
|
|
if r == 0 {
|
|
|
|
|
r = int(p.To.Reg)
|
|
|
|
|
}
|
|
|
|
|
o5 = OP_RRR(c.oprrr(p.As), uint32(REGTMP), uint32(r), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 61: // word C_DCON
|
|
|
|
|
o1 = uint32(c.vregoff(&p.From))
|
|
|
|
|
o2 = uint32(c.vregoff(&p.From) >> 32)
|
2022-08-04 18:13:59 +08:00
|
|
|
|
|
|
|
|
case 62: // rdtimex rd, rj
|
|
|
|
|
o1 = OP_RR(c.oprr(p.As), uint32(p.To.Reg), uint32(p.RegTo2))
|
2023-03-13 18:50:49 +08:00
|
|
|
|
|
|
|
|
case 63: // movv c_fcc0, c_reg ==> movcf2gr rd, cj
|
|
|
|
|
a := OP_TEN(8, 1335)
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
|
|
|
|
|
|
|
|
|
case 64: // movv c_reg, c_fcc0 ==> movgr2cf cd, rj
|
|
|
|
|
a := OP_TEN(8, 1334)
|
|
|
|
|
o1 = OP_RR(a, uint32(p.From.Reg), uint32(p.To.Reg))
|
2021-08-15 16:01:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
out[0] = o1
|
|
|
|
|
out[1] = o2
|
|
|
|
|
out[2] = o3
|
|
|
|
|
out[3] = o4
|
|
|
|
|
out[4] = o5
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) vregoff(a *obj.Addr) int64 {
|
|
|
|
|
c.instoffset = 0
|
|
|
|
|
c.aclass(a)
|
|
|
|
|
return c.instoffset
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) regoff(a *obj.Addr) int32 {
|
|
|
|
|
return int32(c.vregoff(a))
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) oprrr(a obj.As) uint32 {
|
|
|
|
|
switch a {
|
|
|
|
|
case AADD:
|
|
|
|
|
return 0x20 << 15
|
|
|
|
|
case AADDU:
|
|
|
|
|
return 0x20 << 15
|
|
|
|
|
case ASGT:
|
|
|
|
|
return 0x24 << 15 // SLT
|
|
|
|
|
case ASGTU:
|
|
|
|
|
return 0x25 << 15 // SLTU
|
2022-07-09 11:28:50 +08:00
|
|
|
case AMASKEQZ:
|
|
|
|
|
return 0x26 << 15
|
|
|
|
|
case AMASKNEZ:
|
|
|
|
|
return 0x27 << 15
|
2021-08-15 16:01:31 +08:00
|
|
|
case AAND:
|
|
|
|
|
return 0x29 << 15
|
|
|
|
|
case AOR:
|
|
|
|
|
return 0x2a << 15
|
|
|
|
|
case AXOR:
|
|
|
|
|
return 0x2b << 15
|
|
|
|
|
case ASUB:
|
|
|
|
|
return 0x22 << 15
|
|
|
|
|
case ASUBU, ANEGW:
|
|
|
|
|
return 0x22 << 15
|
|
|
|
|
case ANOR:
|
|
|
|
|
return 0x28 << 15
|
|
|
|
|
case ASLL:
|
|
|
|
|
return 0x2e << 15
|
|
|
|
|
case ASRL:
|
|
|
|
|
return 0x2f << 15
|
|
|
|
|
case ASRA:
|
|
|
|
|
return 0x30 << 15
|
2022-08-09 23:08:57 +08:00
|
|
|
case AROTR:
|
|
|
|
|
return 0x36 << 15
|
2021-08-15 16:01:31 +08:00
|
|
|
case ASLLV:
|
|
|
|
|
return 0x31 << 15
|
|
|
|
|
case ASRLV:
|
|
|
|
|
return 0x32 << 15
|
|
|
|
|
case ASRAV:
|
|
|
|
|
return 0x33 << 15
|
2022-08-09 23:08:57 +08:00
|
|
|
case AROTRV:
|
|
|
|
|
return 0x37 << 15
|
2021-08-15 16:01:31 +08:00
|
|
|
case AADDV:
|
|
|
|
|
return 0x21 << 15
|
|
|
|
|
case AADDVU:
|
|
|
|
|
return 0x21 << 15
|
|
|
|
|
case ASUBV:
|
|
|
|
|
return 0x23 << 15
|
|
|
|
|
case ASUBVU, ANEGV:
|
|
|
|
|
return 0x23 << 15
|
|
|
|
|
|
|
|
|
|
case AMUL:
|
|
|
|
|
return 0x38 << 15 // mul.w
|
|
|
|
|
case AMULU:
|
|
|
|
|
return 0x38 << 15 // mul.w
|
|
|
|
|
case AMULH:
|
|
|
|
|
return 0x39 << 15 // mulh.w
|
|
|
|
|
case AMULHU:
|
|
|
|
|
return 0x3a << 15 // mulhu.w
|
|
|
|
|
case AMULV:
|
|
|
|
|
return 0x3b << 15 // mul.d
|
|
|
|
|
case AMULVU:
|
|
|
|
|
return 0x3b << 15 // mul.d
|
|
|
|
|
case AMULHV:
|
|
|
|
|
return 0x3c << 15 // mulh.d
|
|
|
|
|
case AMULHVU:
|
|
|
|
|
return 0x3d << 15 // mulhu.d
|
|
|
|
|
case ADIV:
|
|
|
|
|
return 0x40 << 15 // div.w
|
|
|
|
|
case ADIVU:
|
|
|
|
|
return 0x42 << 15 // div.wu
|
|
|
|
|
case ADIVV:
|
|
|
|
|
return 0x44 << 15 // div.d
|
|
|
|
|
case ADIVVU:
|
|
|
|
|
return 0x46 << 15 // div.du
|
|
|
|
|
case AREM:
|
|
|
|
|
return 0x41 << 15 // mod.w
|
|
|
|
|
case AREMU:
|
|
|
|
|
return 0x43 << 15 // mod.wu
|
|
|
|
|
case AREMV:
|
|
|
|
|
return 0x45 << 15 // mod.d
|
|
|
|
|
case AREMVU:
|
|
|
|
|
return 0x47 << 15 // mod.du
|
|
|
|
|
|
|
|
|
|
case AJMP:
|
|
|
|
|
return 0x13 << 26 // jirl r0, rj, 0
|
|
|
|
|
case AJAL:
|
|
|
|
|
return (0x13 << 26) | 1 // jirl r1, rj, 0
|
|
|
|
|
|
|
|
|
|
case ABREAK:
|
|
|
|
|
return 0x54 << 15
|
|
|
|
|
case ASYSCALL:
|
|
|
|
|
return 0x56 << 15
|
|
|
|
|
case ADIVF:
|
|
|
|
|
return 0x20d << 15
|
|
|
|
|
case ADIVD:
|
|
|
|
|
return 0x20e << 15
|
|
|
|
|
case AMULF:
|
|
|
|
|
return 0x209 << 15
|
|
|
|
|
case AMULD:
|
|
|
|
|
return 0x20a << 15
|
|
|
|
|
case ASUBF:
|
|
|
|
|
return 0x205 << 15
|
|
|
|
|
case ASUBD:
|
|
|
|
|
return 0x206 << 15
|
|
|
|
|
case AADDF:
|
|
|
|
|
return 0x201 << 15
|
|
|
|
|
case AADDD:
|
|
|
|
|
return 0x202 << 15
|
|
|
|
|
case ATRUNCFV:
|
|
|
|
|
return 0x46a9 << 10
|
|
|
|
|
case ATRUNCDV:
|
|
|
|
|
return 0x46aa << 10
|
|
|
|
|
case ATRUNCFW:
|
|
|
|
|
return 0x46a1 << 10
|
|
|
|
|
case ATRUNCDW:
|
|
|
|
|
return 0x46a2 << 10
|
|
|
|
|
case AMOVFV:
|
|
|
|
|
return 0x46c9 << 10
|
|
|
|
|
case AMOVDV:
|
|
|
|
|
return 0x46ca << 10
|
|
|
|
|
case AMOVVF:
|
|
|
|
|
return 0x4746 << 10
|
|
|
|
|
case AMOVVD:
|
|
|
|
|
return 0x474a << 10
|
|
|
|
|
case AMOVFW:
|
|
|
|
|
return 0x46c1 << 10
|
|
|
|
|
case AMOVDW:
|
|
|
|
|
return 0x46c2 << 10
|
|
|
|
|
case AMOVWF:
|
|
|
|
|
return 0x4744 << 10
|
|
|
|
|
case AMOVDF:
|
|
|
|
|
return 0x4646 << 10
|
|
|
|
|
case AMOVWD:
|
|
|
|
|
return 0x4748 << 10
|
|
|
|
|
case AMOVFD:
|
|
|
|
|
return 0x4649 << 10
|
|
|
|
|
case AABSF:
|
|
|
|
|
return 0x4501 << 10
|
|
|
|
|
case AABSD:
|
|
|
|
|
return 0x4502 << 10
|
|
|
|
|
case AMOVF:
|
|
|
|
|
return 0x4525 << 10
|
|
|
|
|
case AMOVD:
|
|
|
|
|
return 0x4526 << 10
|
|
|
|
|
case ANEGF:
|
|
|
|
|
return 0x4505 << 10
|
|
|
|
|
case ANEGD:
|
|
|
|
|
return 0x4506 << 10
|
|
|
|
|
case ACMPEQF:
|
|
|
|
|
return 0x0c1<<20 | 0x4<<15 // FCMP.CEQ.S
|
|
|
|
|
case ACMPEQD:
|
|
|
|
|
return 0x0c2<<20 | 0x4<<15 // FCMP.CEQ.D
|
|
|
|
|
case ACMPGED:
|
|
|
|
|
return 0x0c2<<20 | 0x7<<15 // FCMP.SLE.D
|
|
|
|
|
case ACMPGEF:
|
|
|
|
|
return 0x0c1<<20 | 0x7<<15 // FCMP.SLE.S
|
|
|
|
|
case ACMPGTD:
|
|
|
|
|
return 0x0c2<<20 | 0x3<<15 // FCMP.SLT.D
|
|
|
|
|
case ACMPGTF:
|
|
|
|
|
return 0x0c1<<20 | 0x3<<15 // FCMP.SLT.S
|
|
|
|
|
|
|
|
|
|
case ASQRTF:
|
|
|
|
|
return 0x4511 << 10
|
|
|
|
|
case ASQRTD:
|
|
|
|
|
return 0x4512 << 10
|
|
|
|
|
|
|
|
|
|
case ADBAR:
|
|
|
|
|
return 0x70e4 << 15
|
|
|
|
|
case ANOOP:
|
|
|
|
|
// andi r0, r0, 0
|
|
|
|
|
return 0x03400000
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if a < 0 {
|
|
|
|
|
c.ctxt.Diag("bad rrr opcode -%v", -a)
|
|
|
|
|
} else {
|
|
|
|
|
c.ctxt.Diag("bad rrr opcode %v", a)
|
|
|
|
|
}
|
|
|
|
|
return 0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) oprr(a obj.As) uint32 {
|
|
|
|
|
switch a {
|
|
|
|
|
case ACLO:
|
|
|
|
|
return 0x4 << 10
|
|
|
|
|
case ACLZ:
|
|
|
|
|
return 0x5 << 10
|
2022-08-04 18:13:59 +08:00
|
|
|
case ARDTIMELW:
|
|
|
|
|
return 0x18 << 10
|
|
|
|
|
case ARDTIMEHW:
|
|
|
|
|
return 0x19 << 10
|
|
|
|
|
case ARDTIMED:
|
|
|
|
|
return 0x1a << 10
|
2021-08-15 16:01:31 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
c.ctxt.Diag("bad rr opcode %v", a)
|
|
|
|
|
return 0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) opir(a obj.As) uint32 {
|
|
|
|
|
switch a {
|
|
|
|
|
case ALU12IW:
|
|
|
|
|
return 0x0a << 25
|
|
|
|
|
case ALU32ID:
|
|
|
|
|
return 0x0b << 25
|
2022-12-03 20:57:52 +08:00
|
|
|
case APCALAU12I:
|
|
|
|
|
return 0x0d << 25
|
2021-08-15 16:01:31 +08:00
|
|
|
case APCADDU12I:
|
|
|
|
|
return 0x0e << 25
|
|
|
|
|
}
|
|
|
|
|
return 0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func (c *ctxt0) opirr(a obj.As) uint32 {
|
|
|
|
|
switch a {
|
|
|
|
|
case AADD, AADDU:
|
|
|
|
|
return 0x00a << 22
|
|
|
|
|
case ASGT:
|
|
|
|
|
return 0x008 << 22
|
|
|
|
|
case ASGTU:
|
|
|
|
|
return 0x009 << 22
|
|
|
|
|
case AAND:
|
|
|
|
|
return 0x00d << 22
|
|
|
|
|
case AOR:
|
|
|
|
|
return 0x00e << 22
|
|
|
|
|
case ALU52ID:
|
|
|
|
|
return 0x00c << 22
|
|
|
|
|
case AXOR:
|
|
|
|
|
return 0x00f << 22
|
|
|
|
|
case ASLL:
|
|
|
|
|
return 0x00081 << 15
|
|
|
|
|
case ASRL:
|
|
|
|
|
return 0x00089 << 15
|
|
|
|
|
case ASRA:
|
|
|
|
|
return 0x00091 << 15
|
2022-08-09 23:08:57 +08:00
|
|
|
case AROTR:
|
|
|
|
|
return 0x00099 << 15
|
2021-08-15 16:01:31 +08:00
|
|
|
case AADDV:
|
|
|
|
|
return 0x00b << 22
|
|
|
|
|
case AADDVU:
|
|
|
|
|
return 0x00b << 22
|
|
|
|
|
|
|
|
|
|
case AJMP:
|
|
|
|
|
return 0x14 << 26
|
|
|
|
|
case AJAL,
|
|
|
|
|
obj.ADUFFZERO,
|
|
|
|
|
obj.ADUFFCOPY:
|
|
|
|
|
return 0x15 << 26
|
|
|
|
|
|
|
|
|
|
case AJIRL:
|
|
|
|
|
return 0x13 << 26
|
|
|
|
|
case ABLTU:
|
|
|
|
|
return 0x1a << 26
|
|
|
|
|
case ABLT, ABLTZ, ABGTZ:
|
|
|
|
|
return 0x18 << 26
|
|
|
|
|
case ABGEU:
|
|
|
|
|
return 0x1b << 26
|
|
|
|
|
case ABGE, ABGEZ, ABLEZ:
|
|
|
|
|
return 0x19 << 26
|
|
|
|
|
case ABEQ:
|
|
|
|
|
return 0x16 << 26
|
|
|
|
|
case ABNE:
|
|
|
|
|
return 0x17 << 26
|
|
|
|
|
case ABFPT:
|
|
|
|
|
return 0x12<<26 | 0x1<<8
|
|
|
|
|
case ABFPF:
|
|
|
|
|
return 0x12<<26 | 0x0<<8
|
|
|
|
|
|
|
|
|
|
case AMOVB,
|
|
|
|
|
AMOVBU:
|
|
|
|
|
return 0x0a4 << 22
|
|
|
|
|
case AMOVH,
|
|
|
|
|
AMOVHU:
|
|
|
|
|
return 0x0a5 << 22
|
|
|
|
|
case AMOVW,
|
|
|
|
|
AMOVWU:
|
|
|
|
|
return 0x0a6 << 22
|
|
|
|
|
case AMOVV:
|
|
|
|
|
return 0x0a7 << 22
|
|
|
|
|
case AMOVF:
|
|
|
|
|
return 0x0ad << 22
|
|
|
|
|
case AMOVD:
|
|
|
|
|
return 0x0af << 22
|
|
|
|
|
case AMOVWL:
|
|
|
|
|
return 0x0bc << 22
|
|
|
|
|
case AMOVWR:
|
|
|
|
|
return 0x0bd << 22
|
|
|
|
|
case AMOVVL:
|
|
|
|
|
return 0x0be << 22
|
|
|
|
|
case AMOVVR:
|
|
|
|
|
return 0x0bf << 22
|
|
|
|
|
|
|
|
|
|
case ABREAK:
|
|
|
|
|
return 0x018 << 22
|
|
|
|
|
|
|
|
|
|
case -AMOVWL:
|
|
|
|
|
return 0x0b8 << 22
|
|
|
|
|
case -AMOVWR:
|
|
|
|
|
return 0x0b9 << 22
|
|
|
|
|
case -AMOVVL:
|
|
|
|
|
return 0x0ba << 22
|
|
|
|
|
case -AMOVVR:
|
|
|
|
|
return 0x0bb << 22
|
|
|
|
|
case -AMOVB:
|
|
|
|
|
return 0x0a0 << 22
|
|
|
|
|
case -AMOVBU:
|
|
|
|
|
return 0x0a8 << 22
|
|
|
|
|
case -AMOVH:
|
|
|
|
|
return 0x0a1 << 22
|
|
|
|
|
case -AMOVHU:
|
|
|
|
|
return 0x0a9 << 22
|
|
|
|
|
case -AMOVW:
|
|
|
|
|
return 0x0a2 << 22
|
|
|
|
|
case -AMOVWU:
|
|
|
|
|
return 0x0aa << 22
|
|
|
|
|
case -AMOVV:
|
|
|
|
|
return 0x0a3 << 22
|
|
|
|
|
case -AMOVF:
|
|
|
|
|
return 0x0ac << 22
|
|
|
|
|
case -AMOVD:
|
|
|
|
|
return 0x0ae << 22
|
|
|
|
|
|
|
|
|
|
case ASLLV,
|
|
|
|
|
-ASLLV:
|
|
|
|
|
return 0x0041 << 16
|
|
|
|
|
case ASRLV,
|
|
|
|
|
-ASRLV:
|
|
|
|
|
return 0x0045 << 16
|
|
|
|
|
case ASRAV,
|
|
|
|
|
-ASRAV:
|
|
|
|
|
return 0x0049 << 16
|
2022-08-09 23:08:57 +08:00
|
|
|
case AROTRV,
|
|
|
|
|
-AROTRV:
|
|
|
|
|
return 0x004d << 16
|
2021-08-15 16:01:31 +08:00
|
|
|
case -ALL:
|
|
|
|
|
return 0x020 << 24
|
|
|
|
|
case -ALLV:
|
|
|
|
|
return 0x022 << 24
|
|
|
|
|
case ASC:
|
|
|
|
|
return 0x021 << 24
|
|
|
|
|
case ASCV:
|
|
|
|
|
return 0x023 << 24
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if a < 0 {
|
|
|
|
|
c.ctxt.Diag("bad irr opcode -%v", -a)
|
|
|
|
|
} else {
|
|
|
|
|
c.ctxt.Diag("bad irr opcode %v", a)
|
|
|
|
|
}
|
|
|
|
|
return 0
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
func vshift(a obj.As) bool {
|
|
|
|
|
switch a {
|
|
|
|
|
case ASLLV,
|
|
|
|
|
ASRLV,
|
2022-08-09 23:08:57 +08:00
|
|
|
ASRAV,
|
|
|
|
|
AROTRV:
|
2021-08-15 16:01:31 +08:00
|
|
|
return true
|
|
|
|
|
}
|
|
|
|
|
return false
|
|
|
|
|
}
|